Automatic Generation of Tiled and Parallel Linear Algebra Routines
A partitioning framework for the BTO Compiler

Geoffrey Belter¹, Jeremy G. Siek¹, Ian Karlin², and E. R. Jessup²

¹ Department of Electrical, Computer, and Energy Engineering, University of Colorado
² Department of Computer Science, University of Colorado

Abstract. Exploiting parallelism in modern hardware is necessary to achieve high performance in linear algebra routines. Unfortunately, modern architectures are complex so many optimization choices must be considered to find the combination that delivers the best performance. Exploring optimizations by hand is costly and time consuming. Auto-tuning systems offer a method for quickly generating and evaluating optimization choices. In this paper we describe a data-parallel extension to our auto-tuning system, Build to Order BLAS. We introduce an abstraction for partitioning matrices and vectors and we introduce an algorithm to partitioning linear algebra operations. We generate code for shared-memory machine using Pthreads. Results from the prototype show that our auto-tuning approach is competitive with existing state-of-the-art parallel libraries. We achieve speedups of up to 2.7 times faster than MKL and speedups up to 6 times faster than our best-optimized serial code on an Intel Core2Quad.

1 Introduction

The trend in architecture design is an increase in the number of processing units and the complexity of the memory system. Fortunately, linear algebra code, such as the Basic Linear Algebra Subprograms (BLAS) [1], can be adapted to both of these changes by taking advantage of well understood optimizations, specifically tiling for cache locality and data parallelism. In each case, the linear algebra operation must be partitioned into separate sub-operations. For example the operation \( y \leftarrow Ax \) can be partitioned such that a tile of \( A \) and the vector \( x \) can be used to compute a tile of \( y \). This partitioning strategy improves temporal locality use by allowing the tile of \( y \) to remain in cache. Alternatively, each tile of \( y \) can be computed in parallel. In this paper we present a general purpose partitioner for linear algebra operations that enables the generation of cache tiled and data parallel code.

Another trend is that changes in computer architecture are occurring with greater frequency, reducing the time to adapt linear algebra codes to new architectures. The maintenance of linear algebra codes is costly and time consuming, making methods such as automatic code generation and auto-tuning more valuable. The Build to Order compiler (BTO) is a tool we are developing to automatically generate high performance linear algebra routines from a high level specification. BTO takes a mathematical description of a sequence of matrix and vector operations and explores optimization alternatives. The BTO selects the best performing alternative for the target platform and
then generates C code. The focus of our tool is memory bound (Level 1 and Level 2) operations with the primary optimization being loop fusion.

In this paper we present the new partitioning framework for the BTO compiler. The BTO uses the partitioning framework to automatically generate data parallel and cache-blocked code. Although the framework can generate partitions for cache tiling, this paper focuses primarily on data parallelism. We present preliminary data parallel results showing we can achieve speedups over BTO’s best serial code of up to 6 times faster and over the Intel MKL library of up to 2.7 times faster on and Intel Core2Quad. This paper begins by examining related work. Section 3 explains the background of the BTO system and then describes new partitioning framework. Section 4 shows preliminary results and, finally, we conclude with plans for future work.

2 Related Work

This section examines research regarding the creation and maintenance of portable high performance parallel code for shared memory multi-core systems. In particular, we focus on research on data partitioning for the purposes of exploiting parallelism.

Tools Aiding in Manual Partitioning Both the Matrix Template Library [10] [6] and Hierarchically tiled arrays [3] offer features that let programmers nest array abstractions. These nestings can be used to create partitions in matrices and vectors. The main drawback with these tools is the lack of automation; if a programmer wants to try several different ways to partition an operation to find the best, he must do so manually.

Tools that Partially Automate Partitioning The FLAME tool takes programs in a high-level syntax and automatically generates parallel code [7]. FLAME identifies independent iterations of loops which can be performed in parallel. Currently FLAME does not identify task level parallelism in a set of operations. However, the programmer using FLAME is responsible for generating each algorithm they wish to evaluate.

The Falcon tool compiles MATLAB into Fortran code [5] and uses domain specific knowledge to extract parallelism. For example, using standard BLAS routines, gemm can be performed in parallel as multiple gemv operations. This approach is guided by the programmer, who must select the portion of an input program to optimize and select the optimizations to perform. If the programmer wishes to evaluate many implementations, this process must be repeated by hand each time.

Fully Automated Partitioning Tools ATLAS is an auto-tuning tool that generates high performance, parallel linear algebra routines [11]. ATLAS dynamically selects one-, two-, or three-dimensional partitions based on the input matrix sizes. The results are competitive with hand-tuned implementations on a range of systems. However, ATLAS uses a single matrix repacking strategy which can limit performance in the presence of CPUs with short vectors units.

PLUTO is a source-to-source translator that uses the polyhedral model to analyze and restructure loops, including partitioning to generate parallel code [4]. The polyhedral model has proven successful, however one drawback is that it does not handle sparse matrices.
SPIRAL is a code generation system for the digital signal processing (DSP) domain [9]. SPIRAL uses a custom-built, high-level language specific to DSP. The system generates OpenMP code for shared memory systems and MPI for distributed systems.

3 Partitioning in the BTO Framework

Section 3.1 provides a brief review of the BTO compiler followed in Section 3.2 by a description of the BTO type system and how that enables data partitioning. The main contribution of the paper follows in sections 3.3 through 3.4. Section 3.3 describes the rules that govern partitioning data and operations in BTO. To ensure the generation of correct programs, BTO propagates partitioning decisions through the rest of the program, which is described in Section 3.4. Finally, in Section 3.6 we present a brief discussion of how the BTO internal representation is converted into C code.

3.1 The BTO Framework

BTO is a linear algebra optimization tool that automatically tunes a sequence of operations for a target platform. BTO takes as input a mathematical description of matrix and vector operations in a form similar to a subset of MATLAB. The programmer specifies the input and output variables to be either scalars, vectors, or matrices. An example input specification for a set of matrix-vector operations is shown in Figure 1 on the left.

A program is represented in BTO as a dataflow graph. In the dataflow graph, a node represents an input, output, or an operation. Edges represent the flow of data. Figure 1 shows an example program, consisting of two matrix vector products, and the corresponding dataflow graph. From this high-level description, the BTO framework decides how to implement the linear algebra operations by refining the data-flow graph into a more specific graph where matrix and vector operations are decomposed into abstract iterations over scalar operations. The abstract iterations are then mapped to sequential loops, threads, cache tiles, and vector units depending on the computer architecture. The refinement of the dataflow graph is driven by the BTO type system (discussed in detail in Section 3.2).

After all the program is refined into abstract iterations over scalars, the BTO framework enters an optimization phase. Currently the optimization phase enumerates combinations of loop fusion. The number of combinations is limited by a single heuristic: BTO considers a fusion profitable when two loops access a common piece of data. This optimization phase produces typically between one and 1000 versions of the program. The versions are fed through an analytic model based primarily on memory structure and bandwidth. The model is designed to quickly order the versions, identifying large differences in performance. The set of versions identified as best performing by the model are then empirically tested. The empirical testing identifies the overall best performing implementation. This portion of the tool is not discussed further here; see [2] for more details.
MATVEC2

in:
  x: vector, A: matrix
  z: vector

out:
  y: vector, w: vector

\{ y = A \times x \\
  w = A \times z \}

Fig. 1. Example BTO input of two matrix-vector operations on the left and corresponding dataflow graph on the right.

3.2 Type System

BTO assigns a type to each node in the dataflow graph. The type assigned to each node controls data layout in memory and is used to determine how to traverse the data to carry out a linear algebra operation. BTO also uses types to express multi-dimensional data partitions. The design of the type system is such that adding partitions does not require any changes to the BTO compiler with respect to how high-level dataflow graphs are refined into iterations over scalars. To understand how this is possible, it is necessary to understand how data is represented in BTO. Initially, a programmer assigns a keyword of matrix, vector, or scalar to all variables in the input program; BTO converts matrices and vectors into a hierarchical set of containers.

A container has an orientation associated with it, either row or column. The orientation encodes the container’s layout in memory (row major vs column major) and ensures correct linear algebra operations (a row vector multiplied by a column vector is a different operation than a column vector multiplied by a row vector). Containers and scalars make up the types for which the grammars are

orientations \( O \) ::= \( C \) \( | \) \( R \)

 types \( \tau \) ::= \( O<\tau> \) \( | \) \( S \)

where the container \( O<\tau> \) represents a container with orientation \( O \) and containing type \( \tau \) elements. A scalar (\( S \)) type represents the native type of the operation, for example a double or single precision value.

All data is represented using containers; so a column vector is represented as \( C<S> \), and a column major matrix is represented as \( R<C<S>> \). In the case of the matrix, the \( C \) container holds scalar values, telling BTO that elements in a given column of the matrix are stored contiguously.

Containers represent all data, including inputs, outputs, results and any temporary data structures. We have discovered that a set of rules describing container operations can express linear algebra. This knowledge is encoded in a linear algebra knowledge base, a portion of which is shown in Table 1. These rules describe the introduction of loops based on the types of the containers involved in an operation. Consider the
first rule in the table; the algorithm expressed is an \textit{add} of containers. The \textit{Op and Operands} column is used to match the operation and operand types from the program representation with a rule from this table. We can explain the notation used in the \textit{Result Type} column by considering this operation in terms of vector-vector addition. A vector-vector addition is the sum of corresponding operand elements. We see from the \textit{Result Type} column that the result of container addition needs to be a container whose elements are the sum of the two operand containers. The summation of each element tells BTO that a loop is required.

The combination of utilizing containers to represent data and expressing operations as container operations enables reasoning about iteration space with any number of nestings within a container. This feature is exploited to represent partitions using the existing types.

### 3.3 Rules Controlling Data and Operation Partitioning

Using containers to represent data enables partitioning of data without significant changes to the remaining BTO framework. Additionally, the nature of containers provides an abstract method for introducing data partitions. However, more than the ability to partition data is required to safely partition a program. Program partitioning requires the ability to partition operations.

**Data** To explain partitioning, we introduce a new notation for a \textit{type list} given as,

\[
[O_n, \ldots, O_1] \text{ given the type } O_n < \ldots < O_1 < S >, \tag{2}
\]

where the list describes the ordered set of containers in a given type. Our notation for appending type lists is a comma and is overloaded to handle appending a single container or scalar type to a type list. In these examples

\[
[R, C] \text{ gives } [R, C] \\
[R], [C] \text{ gives } [R, C] \tag{3}
\]

we demonstrate the creation of column major matrices.

### Table 1. Sample of the linear algebra knowledge base used by BTO

<table>
<thead>
<tr>
<th>Algo</th>
<th>Op and Operands Result Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>add</td>
<td>( O^{&lt;\tau_1&gt;} + O^{&lt;\tau_r&gt;} ) ( O^{&lt;\tau_1 + \tau_r&gt;} )</td>
</tr>
<tr>
<td>s-add</td>
<td>( S + S ) ( S )</td>
</tr>
<tr>
<td>trans</td>
<td>( O^{&lt;\tau_r&gt;}^T ) ( O^{T^{&lt;\tau_r&gt;}} )</td>
</tr>
<tr>
<td>s-mult</td>
<td>( S \times S ) ( S )</td>
</tr>
<tr>
<td>rr-mult</td>
<td>( R^{&lt;\tau_1&gt;} \times R^{&lt;\tau_r&gt;} ) ( R^{&lt;\tau_1} \times \tau_r&gt; )</td>
</tr>
<tr>
<td>rr-mult</td>
<td>( C^{&lt;\tau_1&gt;} \times C^{&lt;\tau_r&gt;} ) ( C^{&lt;\tau_1} \times C^{&lt;\tau_r&gt;} )</td>
</tr>
<tr>
<td>dot</td>
<td>( R^{&lt;\tau_1&gt;} \times C^{&lt;\tau_r&gt;} ) ( \sum(\tau_1 \times \tau_r) )</td>
</tr>
<tr>
<td>outer1</td>
<td>( C^{&lt;\tau_1&gt;} \times R^{&lt;\tau_r&gt;} ) ( C^{&lt;\tau_1} \times R^{&lt;\tau_r&gt;} )</td>
</tr>
<tr>
<td>outer2</td>
<td>( C^{&lt;\tau_1&gt;} \times R^{&lt;\tau_r&gt;} ) ( R^{C^{&lt;\tau_1} \times \tau_r&gt;} )</td>
</tr>
<tr>
<td>scale</td>
<td>( S \times O^{&lt;\tau&gt;} ) ( O^{&lt;S \times \tau&gt;} )</td>
</tr>
</tbody>
</table>
Using this notation we can describe the single rule required to determine legal data partitioning. Given some type, if the type list $l$ contains a container with orientation $O$, it is legal to append a container with the same orientation to the type list, written as $O, l$. Consider a row vector $[R]$, the only legal method for partitioning the vector is to create a row of rows $[R, R]$. Figure 2 helps to visualize this partitioning, showing on the right a partitioned row vector. We can see from Figure 2 that we have introduced an additional row container to represent the partition.

![Fig. 2. A row vector on the top and a partitioned row vector on the bottom.](image)

Additional containers can be added to any type; the number and location in the type list of added containers will specify the number and dimensionality of the partition.

**Operations** BTO represents linear algebra operations as series of binary and unary container operations. This level of the program is where partitioning decisions are made. Consider a simple case of a binary vector operation, $y \leftarrow x + z$. If BTO decides to only partition $x$, we can think of this as needing two loops to access $x$, but only a single loop to access $y$ and $z$. This presents a problem when reasoning about the iteration space of the operation. BTO does not allow this situation to occur by making data partitioning decisions based on operations and updating all containers involved in the operation.

Deciding when to partition data based on operations ensures that all types of an operation are updated correctly which ensures iteration spaces will remain consistent. Similar to the set of rules that controls the reasoning of operation iteration spaces (Table 1), there is a set of rules that describes when a linear algebra operation can be partitioned. These rules describe how to express a partition by modifying the types involved in the operation. Table 2 shows the partition rules. The first row shows how to partition addition and subtraction operations. First, the operation must match the description given in the *Operation* column; for addition this states that both operand and return types all must match. The remaining three columns describe how each type can be updated. For the add/sub algorithm there is only one unique type $\tau$; and if that can be written as the set of appended lists and container described in the *List* column, then the operation can be partitioned. The *Partition* column describes the modification to the given type. In this example we can add a new container with orientation $O$ to the outermost level of the type.

Partitioning an operation in isolation from the remaining program provides the potential for incorrect loop generation and can limit optimization potential. We handle
Algo | Operation | Type List | Partition
--- | --- | --- | ---
add/sub | $\tau = \tau + \tau$ | $u, O, l$ | $O, u, O, l$
mult-bc | $\tau_c = \tau_a \times \tau_b$ | $u_b, R, l_b$ | $R, u_b, R, l_b$
 | | $u_c, R, l_c$ | $R, u_c, R, l_c$
mult-ac | $\tau_c = \tau_a \times \tau_b$ | $u_a, C, l_a$ | $C, u_a, C, l_a$
 | | $u_c, C, l_c$ | $C, u_c, C, l_c$
mult-ab* | $\tau_c = \tau_a \times \tau_b$ | $u_a, R, l_a$ | $R, u_a, R, l_a$
 | | $u_b, C, l_b$ | $C, u_b, C, l_b$
scale | $\tau = S \times \tau$ | $u, O, l$ | $O, u, O, l$
trans | $\tau_t = \tau_n$ | $u_t, O_t, l_t$ | $O_t, u_t, O_t, l_t$
 | | $u_n, O_n, l_n$ | $O_n, u_n, O_n, l_n$

where $O_t \neq O_n$

Table 2. Linear algebra partitioning rules where algorithms marked with "*" will require a reduction operation.

As mentioned in Section 3.3, whenever a partition decision is made at the operation level, that decision must be propagated throughout the rest of the program. The partition decision is propagated to all connected operations in the dataflow graph. The partitioning rules that control legal partitioning of operations (Table 2) are used to determine type updates for any containers involved in the operations that are connected to the original partition decision.

Consider the following set of operations:

\[
\begin{align*}
    w &\leftarrow Az \\
y &\leftarrow Ax.
\end{align*}
\]

The dataflow graph for these operations are shown in figure 3, with a partition decision made at the operation $w \leftarrow Az$ as shown in the figure with lines through $A$ and $w$. To propagate this decision throughout the rest of the program, all operations connected to this decision must be considered for update. In this example, the operation $y \leftarrow Ax$ is connected through the matrix $A$ and so is updated with a partition of vector $y$.

Currently the BTO compiler requires an update to be performed in all cases. This is not necessary when partitioning a program but is a design decision to ensure loop fusion potential remains after introducing partition decisions. Consider again the operations above and their dataflow graph in Figure 3.

In this example the two matrix-vector multiples can be fused to reduce the traffic of matrix $A$. However, if we partition a single matrix-vector multiplication and not the other, as shown in Figure 3 with lines through matrix $A$ and vector $w$, we have lost the ability to perform loop fusion on the set of operations. BTO can still perform loop fusion if the partition decision is propagated through the rest of the program. This need to propagate partitions affects programs that have many connected operations, most often
caused by common data elements. Programs that have sets of independent operations will not be affected by this propagation requirement. In practice, this required propagation has not degraded performance.

After a program is completely updated with all partition decisions, the dataflow graph moves on to the optimization phase. We next describe how different partitioning versions fit into the existing optimization process.

### 3.5 Partitioning and the Optimization Search Space

The optimization phase of the BTO compiler is designed to generate many optimized implementations of the input program. Similarly, we generate many partitioned implementations of the input program. The generation of partitioned versions occurs before the existing optimization phase. Each partitioned version is then fed to the optimization phase, which is unchanged from the description in Section 3.1.

The algorithm for generating partitioned versions is similar to that used in the optimization. The process begins with the single version specified by the programmer. The algorithm visits each node in the graph once only taking action at nodes that are operations. When an operation node is found, the rules describing operation partitioning are used to generate versions for each legal partitioning. In each version, the partition information is propagated throughout the graph. This process repeats until all nodes in the graph have been visited. At this point versions representing single dimension partitioning have been generated. If more levels of partitioning are desired, the process can be repeated on any or all versions.

This algorithm is designed to generate partitioned versions of the program. Decision making about which decisions are good are intentionally left out of this process. This will eventually be controlled by a set of rules that can easily be modified to ensure portability and extensibility.

This algorithm has the potential to generate many duplicate versions. This is avoided by observing that the dataflow graph remains unchanged throughout the partitioning process, only type information is changed. We avoid duplication by creating representative strings from the type information in the graph. These strings provides a mechanism for quickly identifying and eliminating duplicates.
At the end of the partitioning process, we have many versions of the program. Each of these moves onto the existing optimization phase. The only difference being that now BTO is starting with many versions as opposed to the one version without partitioning. This has the potential to explode the optimization search space. For example if before partitioning we were generating ten versions and BTO can find one way to partition that problem, we can expect on the order of 20 versions. In practice with a single partitioning pass we generate between three and 100 partitioned versions increasing our search space significantly. On top of this, we have introduced partitions that require a size to be selected, for example number of threads or cache tile size. So if we have 100 partitioned versions and we need to try 1,2,3, and 4 threads, we have to consider 400 versions.

We are in the process of improving the mechanism that handles this search space. We plan to improve our analytic model and to look at pruning heuristics reduce this search space.

3.6 Mapping Iteration Space Representations to Code Generators

The BTO code generator only required small modifications to handle the partition information and to generate C code for cache tiles and utilize the Pthreads library for data parallelism. In this section we describe how the internal program representation expresses loop information and we describe how the code generator uses this representation to generate appropriate code.

**Iteration Space Representation** Section 3.1 shows how BTO represents a program with a dataflow graph. Iteration spaces are represented in the dataflow graph as subgraphs, where each subgraph contains nodes for any get, store and arithmetic operations as well as other subgraphs that represent inner loops. Figure 4 shows the dataflow graph of a matrix-vector multiplication where the iteration spaces are represented as subgraphs which in this case are shown as sequential for loops. We can see that there is a subgraph for each loop required to perform the operation. The outermost loop gets a row from the matrix \( A \) and an element from the vector \( y \). The inner most loop performs a dot product with the row of \( A \) and the vector \( x \), summing into the element of \( y \).

As mentioned in Section 3.1 iteration spaces can map to sequential, parallel, or cache tiling language features. With subgraphs representing iteration spaces, a partitioned program will have a similar dataflow graph to the unpartitioned version, the main difference being the addition of subgraphs for each partition that was introduced. The code generator can convert any subgraph to either serial loops, parallel loops, or cache tiles, while only being concerned with the depth of a subgraph. The partitioning phase tells the code generator how many subgraphs have been introduced for parallelism and how many for tiling. Any remaining subgraphs are assumed to be serial loops. The code generator can then generate the correct C code based only on subgraph nesting depth.

**C Code and Pthreads** Currently only a Pthreads backend is implemented. The modularity of the code generator and the representation of the program means other parallel implementations can be generated by writing additional backends. This will allow for generating code for distributed systems, GPGPUs, and vector units simply by adding
other code generation modules. This design was selected to ensure extensibility and portability, the decision to use Pthreads is not hard-coded into the BTO tool.

4 Results

In this section we present preliminary results for a representative set of routines. The partitioning framework has been implemented and can automatically introduce partitions for data parallelism. The code generator produces C code using Pthreads to implement the data parallel partitions. Currently the compiler generates most combinations of loop fusion and partitioned operations. This brings the number of unique implementations that BTO must evaluate from many hundred to many thousand. Additionally, the implementations that have a partition in them have at least one parameter that needs searching, specifically number of threads. This grows the search space even larger to many tens of thousands. The mechanism in place evaluating unique implementations cannot yet handle this many versions and can not automatically search those implementations with parameters. This limits the results presented in this section.

4.1 Number of Implementations Generated and Search Time

The time to identify the best implementation is a function of the number of versions BTO creates. Here we show that even with a significant increase the number of versions generated, we still have usable search times.

The number of unique implementations and the corresponding search time is shown in Table 3. The number of unique implementations represents serial versions with combinations of loop fusions and unique methods for parallelization where each of those implementations then has combinations of different loop fusions. The search time represents the time from beginning of compilation until the best performing implementation is found. The empirical tests dominates this time.

As previously mentioned BTO cannot automatically search optimizations with parameters. Table 3 represents search times for a single number of threads equal to the number of available cores only. Additionally this data represents the case when BTO

![Fig. 4. Example dataflow graph of the operation $y \leftarrow Ax$ with loops expressed as subgraphs.](image-url)
only introduces a single dimension partition to a given problem. Allowing anything else for these two features would significantly increase the number of implementations created and the search times.

For an auto-tuning tool to be useful it must produce a result in a reasonable amount of time. BTO uses a hybrid analytic machine model and empirical testing to identify the best performing implementation. Unfortunately the analytic model is not yet capable of predicting performance for parallel implementations. This temporarily forces a search to be completely empirical. Future improvements to the model will greatly reduce the search times.

The results presented in this section are from an Intel Core2Quad running at 2.44 GHz with 4 GB of memory. The Intel compiler version 10.1 was used with the following flags used: -O3 -msse3. Comparison is against the Intel MKL library version 10.2.5 with four threads used. All data is gathered in 32 bit mode including use of the 32 bit MKL library. All parallel BTO implementations use four threads. Space limitations prevent results from other systems being presented, however results are similar on an Intel Core2Duo and a two socket, four core AMD Opteron.

The majority of operations examined here are memory bound operations and will benefit most from improvements in memory traffic. BTO achieves this with loop fusion, which is performed in both the serial and parallel results presented. For fused memory

<table>
<thead>
<tr>
<th>Kernel</th>
<th>Specification</th>
<th>Unique Versions</th>
<th>Total (parallel)</th>
<th>Search Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>MADD</td>
<td>C ← A + B</td>
<td>2 (1)</td>
<td></td>
<td>1.6</td>
</tr>
<tr>
<td>MMUL</td>
<td>C ← AB</td>
<td>40 (39)</td>
<td></td>
<td>29.1</td>
</tr>
<tr>
<td>AATX</td>
<td>y ← AAᵀ x</td>
<td>6 (4)</td>
<td></td>
<td>2.5</td>
</tr>
<tr>
<td>BiCGK</td>
<td>q ← Ap</td>
<td>11 (8)</td>
<td></td>
<td>4.4</td>
</tr>
<tr>
<td>GEMVER</td>
<td>B ← A + u₁ v₁ + u₂ v₂</td>
<td>8456 (7808)</td>
<td>2825.4</td>
<td></td>
</tr>
<tr>
<td></td>
<td>x ← βBᵀ y + z</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>w ← αBx</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>GESUMMV</td>
<td>y ← αAx + βBx</td>
<td>64 (52)</td>
<td></td>
<td>95.5</td>
</tr>
<tr>
<td>DSCAL</td>
<td>x ← αx</td>
<td>2 (1)</td>
<td></td>
<td>1.5</td>
</tr>
<tr>
<td>VADD</td>
<td>x ← w + y + z</td>
<td>5 (3)</td>
<td></td>
<td>9.5</td>
</tr>
<tr>
<td>WAXPBY</td>
<td>w ← αx + βy</td>
<td>13 (9)</td>
<td></td>
<td>19.9</td>
</tr>
</tbody>
</table>

Table 3. Number of unique implementations and search time.

4.2 Performance Results

The results in this section show extracting data parallelism from certain kernels can provide significant speedups. We show the results produced by BTO for the serial and parallel case as compared to existing state-of-the-art libraries.

The results presented in this section are from an Intel Core2Quad running at 2.44 GHz with 4 GB of memory. The Intel compiler version 10.1 was used with the following flags used: -O3 -msse3. Comparison is against the Intel MKL library version 10.2.5 with four threads used. All data is gathered in 32 bit mode including use of the 32 bit MKL library. All parallel BTO implementations use four threads. Space limitations prevent results from other systems being presented, however results are similar on an Intel Core2Duo and a two socket, four core AMD Opteron.

The majority of operations examined here are memory bound operations and will benefit most from improvements in memory traffic. BTO achieves this with loop fusion, which is performed in both the serial and parallel results presented. For fused memory
bound operations, we cannot expect linear scaling. Fusion of memory bound operations decreases memory-to-processor data movement resulting in an operation bound on cache-to-processor data movement. On the computer presented here, utilizing additional cores increases the available bandwidth between cache and processors. This pushes the bottleneck back to a memory-to-processor problem. Based on memory bandwidth, calculations show that with operations typical of those presented here we expect an upper bound on performance improvements of approximately 3x from four cores. Routines with higher memory traffic to operation ratios have lower expectations.

Figure 5 shows the performance in MFlops on the y-axis (higher is better) and a range of matrix orders on the x-axis for the AATX, GEMVER, and MMUL kernels. The lines labeled BTO - serial represent the best performing serial implementation produced. For AATX and GEMVER this represents a heavily loop fused implementation with reduced memory traffic as compared to the MKL approach. Operations such as these tend to be performance restricted completely by the memory bandwidth and reducing memory traffic generally provides the best opportunity for performance increases. In AATX and GEMVER, the reduction in memory traffic enables the BTO performance on a single core to outperform MKL when given four cores. In the case of MMUL, there is not opportunity to reduce memory traffic through fusion, and MKL is able to perform optimizations such as data repacking that provide a significant advantage over BTO.

The lines labeled BTO - parallel represent the best performing parallel implementation. Again, for AATX and GEMVER these represent heavily loop fused implementations running in parallel. The performance difference between the BTO parallel case and the BTO serial case we can attribute to data parallelism. In Figure 5 we see the AATX kernel achieves slightly less than a 2x performance increase in the best case. The GEMVER kernel sees approximately a best of a 65% speedup. MMUL improves by as much as 6 times for a range of approximately 1000 to 2000. In this range, the data parallelism improves cache utilization by providing additional cache space from other cores and reducing the storage requirements of two of the matrices. For larger sizes this effect stops occurring and we achieve approximately a 4x speedup.

Table 4 shows a summary of the performance as measured in MFlops. The first two kernels are matrix-matrix operations, the next four kernels are matrix-vector operations and the last three kernels are vector-vector operations. The matrix-matrix operations improve performance from BTO serial to BTO parallel by 3% minimum for MADD and a maximum of 6x for MMUL with a matrix order of 1000. For the matrix-vector operations, the speedups from the serial version of BTO to the parallel version range from a 10 percent slow down for GESUMMV with a matrix order of 1,000 to a 2.4 times speedup with BiCGK for a matrix order of 8,000. With the exception of small orders for BiCGK, GESUMMV, and all cases of MMUL, the BTO parallel version is able to outperform the MKL implementations, in the best case showing a speedup of 2.7 times faster. It is worth noting that approximately 66 percent of the overall speed up over MKL is caused by optimizations to the serial case leaving the parallel implementation responsible for approximately 33 percent of the improvements. BTO does not employ optimizations that target Level 3 operations such as MMUL. Cache tiling will help our
Fig. 5. Performance results for AATX, GEMVER, and MMUL kernel.
implementation of MMUL, however without employing data repacking and generating our own vector code it is unlikely BTO will be competitive with MKL in these cases.

The last two kernels in Table 4 are vector-vector operations. With this type of operation we observed considerably less performance change when parallelism is extracted. Comparing serial BTO to parallel BTO the performance changes range from a three percent slow down for WAXPBY for a vector size of 1,000,000 to a nine percent increase for DSCAL with a vector size of 1,000,000. These vector-vector operations are completely bound by memory bandwidth, something on this computer, parallelism can do little for. When benchmarking our test system with STREAM [8] we observed about a 5% increase in usable bandwidth from memory to the processor when using all cores instead of one which approximately matches the performance changes we observe. When the parallel BTO results are compared to MKL there are performance increases ranging up to 2.2 times faster for WAXPBY for a vector size of 10,000,000. These performance changes are dominated by optimizations done in the serial case to reduce memory traffic and unneeded temporary data structures.

<table>
<thead>
<tr>
<th>Kernel</th>
<th>Size</th>
<th>BTO - serial</th>
<th>BTO - parallel</th>
<th>MKL - parallel</th>
</tr>
</thead>
<tbody>
<tr>
<td>MADD</td>
<td>1,000</td>
<td>167</td>
<td>175</td>
<td>177</td>
</tr>
<tr>
<td></td>
<td>8,000</td>
<td>168</td>
<td>179</td>
<td>177</td>
</tr>
<tr>
<td>MMUL</td>
<td>1,000</td>
<td>1455</td>
<td>9004</td>
<td>24429</td>
</tr>
<tr>
<td></td>
<td>4,000</td>
<td>1290</td>
<td>5219</td>
<td>26986</td>
</tr>
<tr>
<td>AATX</td>
<td>1,000</td>
<td>1705</td>
<td>2550</td>
<td>2240</td>
</tr>
<tr>
<td></td>
<td>8,000</td>
<td>1277</td>
<td>2925</td>
<td>1280</td>
</tr>
<tr>
<td>BiCGK</td>
<td>1,000</td>
<td>1845</td>
<td>2090</td>
<td>2525</td>
</tr>
<tr>
<td></td>
<td>8,000</td>
<td>1293</td>
<td>3115</td>
<td>1304</td>
</tr>
<tr>
<td>GEMVER</td>
<td>1,000</td>
<td>1035</td>
<td>1224</td>
<td>415</td>
</tr>
<tr>
<td></td>
<td>8,000</td>
<td>1015</td>
<td>1470</td>
<td>540</td>
</tr>
<tr>
<td>GESUMMV</td>
<td>1,000</td>
<td>1360</td>
<td>1220</td>
<td>1495</td>
</tr>
<tr>
<td></td>
<td>8,000</td>
<td>1350</td>
<td>1640</td>
<td>1330</td>
</tr>
<tr>
<td>DSCAL</td>
<td>1,000,000</td>
<td>311</td>
<td>340</td>
<td>316</td>
</tr>
<tr>
<td></td>
<td>10,000,000</td>
<td>272</td>
<td>326</td>
<td>270</td>
</tr>
<tr>
<td>VADD</td>
<td>1,000,000</td>
<td>283</td>
<td>292</td>
<td>204</td>
</tr>
<tr>
<td></td>
<td>10,000,000</td>
<td>282</td>
<td>288</td>
<td>155</td>
</tr>
<tr>
<td>WAXPBY</td>
<td>1,000,000</td>
<td>710</td>
<td>690</td>
<td>388</td>
</tr>
<tr>
<td></td>
<td>10,000,000</td>
<td>710</td>
<td>733</td>
<td>328</td>
</tr>
</tbody>
</table>

Table 4. Summary of performance results. Performance measured in MFlops and Size represents matrix order for first six and vector length for last three kernels.

5 Conclusions and Future Work

This paper has presented a framework for automatically introducing partitions to linear algebra operations to introduce data parallelism. The performance results from the work show that this approach has a great deal of promise. However, there is more work required to efficiently handle the many thousands of versions that must be evaluated to find the best performing implementation.

As mentioned, the BTO uses a hybrid analytic and empirical search strategy. We plan to extend our analytic model to determine when tiling for cache or extracting data
parallelism will be beneficial and to provide an appropriate tile size range that can be empirically searched. Additionally, we plan to heuristically prune versions and parameter sizes based on hardware information. For example, when searching for the number of threads that achieves the best performance, BTO can probe for the number of processors limiting the range that must be evaluated. Similarly, we plan to probe for cache sizes to limit tile size searches.

Acknowledgments

This research is funded by NSF grant 0846121, CAREER: Bridging the Gap Between Prototyping and Production.

References